Design of Energy-Efficient A/D Converters with Partial Embedded Equalization for High-Speed Wireline Receiver Applications

Design of Energy-Efficient A/D Converters with Partial Embedded Equalization for High-Speed Wireline Receiver Applications
Author :
Publisher :
Total Pages :
Release :
ISBN-10 : OCLC:938949088
ISBN-13 :
Rating : 4/5 (88 Downloads)

Book Synopsis Design of Energy-Efficient A/D Converters with Partial Embedded Equalization for High-Speed Wireline Receiver Applications by : Ehsan Zhian Tabasy

Download or read book Design of Energy-Efficient A/D Converters with Partial Embedded Equalization for High-Speed Wireline Receiver Applications written by Ehsan Zhian Tabasy and published by . This book was released on 2015 with total page pages. Available in PDF, EPUB and Kindle. Book excerpt: As the data rates of wireline communication links increases, channel impairments such as skin effect, dielectric loss, fiber dispersion, reflections and cross-talk become more pronounced. This warrants more interest in analog-to-digital converter (ADC)-based serial link receivers, as they allow for more complex and flexible back-end digital signal processing (DSP) relative to binary or mixed-signal receivers. Utilizing this back-end DSP allows for complex digital equalization and more bandwidth-efficient modulation schemes, while also displaying reduced process/voltage/temperature (PVT) sensitivity. Furthermore, these architectures offer straightforward design translation and can directly leverage the area and power scaling offered by new CMOS technology nodes. However, the power consumption of the ADC front-end and subsequent digital signal processing is a major issue. Embedding partial equalization inside the front-end ADC can potentially result in lowering the complexity of back-end DSP and/or decreasing the ADC resolution requirement, which results in a more energy-effcient receiver. This dissertation presents efficient implementations for multi-GS/s time-interleaved ADCs with partial embedded equalization. First prototype details a 6b 1.6GS/s ADC with a novel embedded redundant-cycle 1-tap DFE structure in 90nm CMOS. The other two prototypes explain more complex 6b 10GS/s ADCs with efficiently embedded feed-forward equalization (FFE) and decision feedback equalization (DFE) in 65nm CMOS. Leveraging a time-interleaved successive approximation ADC architecture, new structures for embedded DFE and FFE are proposed with low power/area overhead. Measurement results over FR4 channels verify the effectiveness of proposed embedded equalization schemes. The comparison of fabricated prototypes against state-of-the-art general-purpose ADCs at similar speed/resolution range shows comparable performances, while the proposed architectures include embedded equalization as well. The electronic version of this dissertation is accessible from http://hdl.handle.net/1969.1/155223


Design of Energy-Efficient A/D Converters with Partial Embedded Equalization for High-Speed Wireline Receiver Applications Related Books

Design of Energy-Efficient A/D Converters with Partial Embedded Equalization for High-Speed Wireline Receiver Applications
Language: en
Pages:
Authors: Ehsan Zhian Tabasy
Categories:
Type: BOOK - Published: 2015 - Publisher:

DOWNLOAD EBOOK

As the data rates of wireline communication links increases, channel impairments such as skin effect, dielectric loss, fiber dispersion, reflections and cross-t
Advanced Data Converters
Language: en
Pages: 251
Authors: Gabriele Manganaro
Categories: Technology & Engineering
Type: BOOK - Published: 2011-11-17 - Publisher: Cambridge University Press

DOWNLOAD EBOOK

Need to get up to speed quickly on the latest advances in high performance data converters? Want help choosing the best architecture for your application? With
Low-Power High-Resolution Analog to Digital Converters
Language: en
Pages: 311
Authors: Amir Zjajo
Categories: Technology & Engineering
Type: BOOK - Published: 2010-10-29 - Publisher: Springer Science & Business Media

DOWNLOAD EBOOK

With the fast advancement of CMOS fabrication technology, more and more signal-processing functions are implemented in the digital domain for a lower cost, lowe
Wireline Equalization using Pulse-Width Modulation
Language: en
Pages: 166
Authors: Johan Hendrik Rutger Schrader
Categories:
Type: BOOK - Published: 2007 - Publisher: Jan-Rutger Schrader

DOWNLOAD EBOOK

Robust Sigma Delta Converters
Language: en
Pages: 306
Authors: Robert H.M. van Veldhoven
Categories: Technology & Engineering
Type: BOOK - Published: 2011-01-30 - Publisher: Springer Science & Business Media

DOWNLOAD EBOOK

Sigma Delta converters are a very popular choice for the A/D converter in multi-standard, mobile and cellular receivers. Key A/D converter specifications are hi