ESD Design Challenges and Strategies in Deeply-scaled Integrated Circuits

ESD Design Challenges and Strategies in Deeply-scaled Integrated Circuits
Author :
Publisher : Stanford University
Total Pages : 137
Release :
ISBN-10 : STANFORD:mr612py6371
ISBN-13 :
Rating : 4/5 (71 Downloads)

Book Synopsis ESD Design Challenges and Strategies in Deeply-scaled Integrated Circuits by : Shuqing Cao

Download or read book ESD Design Challenges and Strategies in Deeply-scaled Integrated Circuits written by Shuqing Cao and published by Stanford University. This book was released on 2010 with total page 137 pages. Available in PDF, EPUB and Kindle. Book excerpt: It is the main objective of this work to address the scaling and design challenges of ESD protection in deeply scaled technologies. First, the thesis introduces the on-chip ESD events, the scaling and design challenges, and the nomenclatures necessary for later chapters. The ESD design window and the I/O schematics for both rail clamping and local clamping ESD schemes are illustrated. Then, the thesis delves into the investigation of the input and output driver devices and examines their robustness under ESD. The input driver's oxide breakdown levels are evaluated in deeply scaled technologies. The output driver's trigger and breakdown voltages are improved appreciably by applying circuit and device design techniques. The ESD device sections first discuss rail-based clamping, a widely used protection scheme. Two diode-based devices, namely the gated diode and substrate diode, are investigated in detail with SOI test structures. Characterization is based on DC current-voltage (I-V), Very Fast Transmission Line Pulse (VF-TLP), capacitance, and leakage measurements. Improvements in performance are realized. Technology computer aided design (TCAD) simulations help understand the physical effects and design tradeoffs. Then, the following section focuses on the local clamping scheme. Two devices, the field-effect diode (FED) and the double-well FED (DWFED), are developed and optimized in an SOI technology. Trigger circuits are designed to improve the turn-on speed. The advantages of local clamping is highlighted and compared with the rail-based clamping. The results show that the FED is a suitable option for power clamping applications and the DWFED is most suitable for pad-based local clamping. The thesis presents an ESD protection design methodology, which takes advantage of the results and techniques from pervious chapters and put each element into a useful format. Based on the correlation of package level and in-lab test results, a design process based on CDM target definition and device optimization, discharge path analysis, parasitic minimization, I/O data rate estimation and finally ESD and performance characterization is used sequentially to systematically realize the overall design goals.


ESD Design Challenges and Strategies in Deeply-scaled Integrated Circuits Related Books

ESD Design Challenges and Strategies in Deeply-scaled Integrated Circuits
Language: en
Pages: 137
Authors: Shuqing Cao
Categories:
Type: BOOK - Published: 2010 - Publisher: Stanford University

DOWNLOAD EBOOK

It is the main objective of this work to address the scaling and design challenges of ESD protection in deeply scaled technologies. First, the thesis introduces
ESD Design Challenges and Strategies in Deeply-scaled Integrated Circuits
Language: en
Pages:
Authors: Cao Shuqing
Categories:
Type: BOOK - Published: 2010 - Publisher:

DOWNLOAD EBOOK

It is the main objective of this work to address the scaling and design challenges of ESD protection in deeply scaled technologies. First, the thesis introduces
ESD Protection Device and Circuit Design for Advanced CMOS Technologies
Language: en
Pages: 237
Authors: Oleg Semenov
Categories: Technology & Engineering
Type: BOOK - Published: 2008-04-26 - Publisher: Springer Science & Business Media

DOWNLOAD EBOOK

ESD Protection Device and Circuit Design for Advanced CMOS Technologies is intended for practicing engineers working in the areas of circuit design, VLSI reliab
ESD in Silicon Integrated Circuits
Language: en
Pages: 434
Authors: E. Ajith Amerasekera
Categories: Technology & Engineering
Type: BOOK - Published: 2002-05-22 - Publisher: John Wiley & Sons

DOWNLOAD EBOOK

* Examines the various methods available for circuit protection, including coverage of the newly developed ESD circuit protection schemes for VLSI circuits. * P
ESD
Language: en
Pages: 296
Authors: Steven H. Voldman
Categories: Technology & Engineering
Type: BOOK - Published: 2015-01-05 - Publisher: John Wiley & Sons

DOWNLOAD EBOOK

A comprehensive and in-depth review of analog circuitlayout, schematic architecture, device, power network and ESDdesign This book will provide a balanced overv